

# CS1501

# **Digital Power Factor Correction Control IC**

### Features

- Digital EMI Noise Shaping
- Adaptive Digital Energy Controller
  - Excellent Efficiency Under All Load and Line Conditions
  - Zero-voltage Switching Topology
- Minimal External Devices Required
- □ Adaptive Digital Control Loop
- Comprehensive Safety Features
  - Undervoltage Lockout (UVLO)
  - Output Overvoltage Protection
  - Cycle-by-cycle Current Limiting
  - Open/Short Loop Protection for IAC & IFB Pins
  - Thermal Shutdown
- Pin Placement Similar to Traditional Boundary Mode (CRM) Controllers

### Applications

- □ LCD and LED TVs
- Notebooks
- □ Server/Telecom

#### **Overview**

The CS1501 is a high-performance digital power factor correction (PFC) controller designed for switching mode power supply (SMPS) applications. The CS1501 actively manages the power factor correction while achieving high efficiency over a wide load range.

The CS1501 adaptively controls the input AC current so that it is in phase with the AC mains voltage, and its waveform mimics the input voltage waveform. The PFC controller executes adaptive digital algorithms designed to shape the AC mains input current waveform to be in phase with the input voltage waveform.

The CS1501 is equipped with a zero-current detection (ZCD) circuit providing the PFC digital controller the capability to turn on the MOSFET when the voltage across the drain and source is near zero. Additionally, a current-sensing circuit is incorporated for instantaneous overcurrent protection.

Ordering Information See page 16.







### 1. INTRODUCTION



Figure 1. CS1501 Block Diagram

The CS1501 digital power factor correction (PFC) control IC is designed to deliver the lowest system cost by reducing the total number of system components and optimizing the EMI noise signature, which reduces the conducted EMI filter requirements. The CS1501 digital algorithm determines the behavior of the boost converter during startup, normal operation, and under fault conditions (overvoltage, overcurrent, and overtemperature).

Figure 1 illustrates a high-level block diagram of the CS1501. The PFC processor logic regulates the power transfer by using an adaptive digital algorithm to optimize the PFC active-switch (MOSFET) drive signal duty cycle and switching frequency. The adaptive controller uses independent analog-to-digital converter (ADC) channels when sensing the feedback and feedforward analog signals required to implement the digital PFC control algorithm.

The AC mains rectified voltage (on pin IAC) and PFC output link voltage (on pin IFB) are transformed by the PFC processor logic and used to generate the optimum PFC active-switch drive signal (GD) by calculating the optimal switching frequency and  $t_{ON}$  time on a cycle-by-cycle basis.

An auxiliary winding is typically added to the PFC boost inductor to provide zero-current detection (ZCD) information. The ZCD acts as a demagnetization sensor used to monitor

the PFC active-switching behavior and efficiency. The auxiliary voltage is normalized using an external attenuator and is connected to the ZCD pin, providing the CS1501 a mechanism to detect the valley/zero crossings. The ZCD comparator looks for the zero crossing on the auxiliary winding and switches when the auxiliary voltage is below zero. Switching in the valley of the oscillation minimizes the switching losses and reduces EMI noise.

The PFC controller uses a current sensor for overcurrent protection. The boost inductor peak current is measured across an external resistor in the switching circuit on a cycle-by-cycle basis. An overcurrent fault is generated when the sense voltage applied to the CS pin exceeds a predefined reference voltage.

The CS1501 includes a supervisor and protection circuit to manage startup, shutdown, and fault conditions. The protection circuit is designed to prevent output overvoltage as a result of load and AC mains transients. The PFC power converter main rectified voltage ( $V_{rect}$ ) and output link voltage ( $V_{link}$ ) are monitored for overvoltage faults which would lead to shutdown of the PFC controller. The PFC overvoltage protection is designed for auto-recovery; operation resumes once the fault clears.



## 2. PIN DESCRIPTION





| Pin Name        | Pin # | I/O | Description                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IFB             | 1     | IN  | <b>Link Voltage Sense</b> — A current proportional to the output link voltage of the PFC is input here. The current is measured with an ADC.                                                                                                                                                                                                                     |
| STBY            | 2     | IN  | <b>Standby</b> — A voltage below 0.8V puts the IC into a non-operating, low-power state. The input has an internal $600 k\Omega$ pull-up resistor to the V <sub>DD</sub> pin.                                                                                                                                                                                    |
| IAC             | 3     | IN  | <b>Rectifier Voltage Sense</b> — A current proportional to the rectified line voltage is input here. The current is measured with an ADC.                                                                                                                                                                                                                        |
| cs              | 4     | IN  | <b>PFC Current Sense</b> — The current flowing in the PFC MOSFET is sensed through a resistor. The resulting voltage is applied to this pin and digitized for use by the PFC computational logic to limit the maximum current through the power FET.                                                                                                             |
| ZCD             | 5     | IN  | <b>PFC Zero-current Detect</b> — Boost Inductor demagnetization sensing input for zero-current detection (ZCD) information. The pin is externally connected to the PFC boost inductor auxiliary winding through an external resistor divider.                                                                                                                    |
| GND             | 6     | PWR | <b>Ground</b> — Common reference. Current return for both the input signal portion of the IC and the gate driver.                                                                                                                                                                                                                                                |
| GD              | 7     | OUT | <b>PFC Gate Driver</b> — The totem pole stage is able to drive the power MOSFET with a peak current of 0.5A source and 1.0A sink.                                                                                                                                                                                                                                |
| V <sub>DD</sub> | 8     | PWR | <b>IC Supply Voltage</b> — Supply voltage of both the input signal portion of the IC and the gate driver. A storage capacitor is connected on this pin to serve as a reservoir for operating current for the device, including the gate drive current to the power transistor. This pin is clamped to a maximum voltage ( $V_z$ ) by an internal zener function. |



### 3. CHARACTERISTICS AND SPECIFICATIONS

#### 3.1 Electrical Characteristics

Typical characteristics conditions:

*Minimum/Maximum* characteristics conditions:  $T_J = -40^{\circ}$  to +125°C,  $V_{DD} = 10V$  to 15V, GND = 0V

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 13V$ , GND = 0V

All voltages are measured with respect to GND.

Unless otherwise specified, all currents are positive when flowing into the IC.

| Parameter                             | Condition                                       | Symbol                    | Symbol Min |                 | Max  | Unit |
|---------------------------------------|-------------------------------------------------|---------------------------|------------|-----------------|------|------|
| V <sub>DD</sub> Supply Voltage        |                                                 | -                         |            | •               |      | •    |
| Operating Range                       | After Turn-on                                   | V <sub>DD</sub>           | 7.9        | -               | 17.0 | V    |
| Turn-on Threshold Voltage             | V <sub>DD</sub> Increasing                      | V <sub>DD(on)</sub>       | 9.8        | 10.2            | 10.5 | V    |
| Turn-off Threshold Voltage (UVLO)     | V <sub>DD</sub> Decreasing                      | V <sub>DD(off)</sub>      | 7.9        | 8.1             | 8.3  | V    |
| UVLO Hysteresis                       |                                                 | V <sub>Hys</sub>          | -          | 2.1             | -    | V    |
| Zener Voltage                         | I <sub>DD</sub> = 20mA                          | VZ                        | 17.0       | 17.9            | 19.0 | V    |
| V <sub>DD</sub> Supply Current        |                                                 |                           |            | ·               |      |      |
| Startup Supply Current                | $V_{DD} = V_{DD(on)}$                           | I <sub>ST</sub>           | -          | 68              | 95   | μA   |
| Operating Supply Current <sup>4</sup> | C <sub>L</sub> = 1nF, fsw = 70kHz               | I <sub>DD</sub>           | -          | 1.5             | 2.1  | mA   |
| Standby Supply Current                | <u>STBY</u> < 0.8V                              | I <sub>SB</sub>           | -          | 80              | 125  | μA   |
| Reference                             |                                                 | -                         |            |                 |      | •    |
| Reference Current                     |                                                 | I <sub>ref</sub>          | -          | 129             | -    | μA   |
| PFC Gate Drive                        | <b>i</b>                                        |                           |            |                 |      |      |
| Output Source Resistance              | I <sub>GD</sub> = 100mA, V <sub>DD</sub> = 13V  | R <sub>OH</sub>           | -          | 9               | -    | Ω    |
| Output Sink Resistance                | I <sub>GD</sub> = -200mA, V <sub>DD</sub> = 13V | R <sub>OL</sub>           | -          | 6               | -    | Ω    |
| Rise Time <sup>4</sup>                | C <sub>L</sub> = 1nF, V <sub>DD</sub> = 13V     | t <sub>r</sub>            | -          | 32              | 50   | ns   |
| Fall Time <sup>4</sup>                | C <sub>L</sub> = 1nF, V <sub>DD</sub> = 13V     | t <sub>f</sub>            | -          | 15              | 27   | ns   |
| Output Voltage Low State              | I <sub>GD</sub> = -200mA, V <sub>DD</sub> = 13V | Vol                       | -          | 0.9             | 1.3  | V    |
| Output Voltage High State             | I <sub>GD</sub> = 100mA, V <sub>DD</sub> = 13V  | Voh                       | 11.3       | 11.8            | -    | V    |
| Zero-current Detection (ZCD)          |                                                 |                           |            |                 |      | •    |
| ZCD Threshold                         |                                                 | V <sub>ZCD(th)</sub>      | -          | 50              | -    | mV   |
| ZCD Blanking                          |                                                 | t <sub>ZCB</sub>          | -          | 200             | -    | ns   |
| ZCD Sink Current <sup>1</sup>         |                                                 | I <sub>ZCD</sub>          | -2         | -               | -    | mA   |
| Upper Voltage Clamp                   | I <sub>ZCD</sub> = 1mA                          | V <sub>CLP</sub>          | -          | V <sub>DD</sub> | -    | V    |
| Overvoltage Protection (OVP)          |                                                 | ·                         |            | •               |      |      |
| IFB Current at Startup Mode           |                                                 | I <sub>IFB(startup)</sub> | -          | 116             | -    | μA   |
| IFB Current at Normal Mode            |                                                 | I <sub>IFB(norm)</sub>    | -          | 129             | -    | μA   |
| OVP Threshold                         | I <sub>ref</sub> = 129μA                        | I <sub>OVP</sub>          | -          | 136             | -    | μA   |
| OVP Hysteresis                        | I <sub>ref</sub> = 129μA                        | I <sub>OVP(Hy)</sub>      | -          | 2               | -    | μA   |
| Overcurrent Protection (OCP)          |                                                 |                           |            |                 |      |      |
| Current Sense Reference Clamp         |                                                 | $V_{CS(clamp)}$           | -          | 1.0             | -    | V    |
| Threshold on Current Sense            |                                                 | V <sub>CS(th)</sub>       | -          | 0.5             | -    | V    |
| Leading Edge Blanking                 |                                                 | t <sub>LEB</sub>          | -          | 300             | -    | ns   |
| Delay to Output                       |                                                 | t <sub>CS</sub>           | -          | 60              | 350  | ns   |



| Parameter                           | Condition            | Symbol                 | Min                  | Тур  | Max | Unit |
|-------------------------------------|----------------------|------------------------|----------------------|------|-----|------|
| Brownout Protection (BP)            |                      | •                      |                      |      | •   |      |
| Input Brownout Protection Threshold | Gate Drive Turns Off | I <sub>BP(lower)</sub> | -                    | 31.6 | -   | μA   |
| Input Brownout Recovery Threshold   | Gate Drive Turns On  | I <sub>BP(upper)</sub> | -                    | 39.6 | -   | μA   |
| Thermal Protection <sup>2</sup>     |                      |                        |                      |      |     |      |
| Thermal Shutdown Threshold          |                      | T <sub>SD</sub>        | 134                  | 147  | 159 | °C   |
| Thermal Shutdown Hysteresis         |                      | T <sub>SD(Hy)</sub>    | -                    | 9    | -   | °C   |
| STBY Input <sup>3</sup>             |                      | •                      |                      |      |     |      |
| Logic Threshold Low                 |                      |                        | -                    | -    | 0.8 | V    |
| Logic Threshold High                |                      |                        | V <sub>DD</sub> -0.8 | -    | -   | V    |

Notes: 1. External circuitry should be designed to ensure the ZCD sink current pulled from the internal clamp diode when it is forward biased does not exceed specification.

2. Specifications guaranteed by design and are characterized and correlated using statistical process methods.

3. STBY is designed to be driven by an open collector. The input is internally pulled up with a  $600 k\Omega$  resistor.

4. For test purposes, load capacitance (C<sub>L</sub>) is 1nF and is connected as shown in the following diagram.





#### 3.2 Absolute Maximum Ratings

Characteristics conditions:

All voltages are measured with respect to GND.

| Pin       | Symbol           | Parameter                                                                   | Value                          | Unit   |
|-----------|------------------|-----------------------------------------------------------------------------|--------------------------------|--------|
| 8         | V <sub>DD</sub>  | IC Supply Voltage                                                           | 19                             | V      |
| 1,2.3,4,5 | -                | Analog Input Maximum Voltage                                                | -0.5 to (V <sub>DD</sub> +0.5) | V      |
| 1,2,3,4,5 | -                | Analog Input Maximum Current                                                | 50                             | mA     |
| 7         | $V_{GD}$         | Gate Drive Output Voltage                                                   | -0.3 to (V <sub>DD</sub> +0.3) | V      |
| 7         | I <sub>GD</sub>  | Gate Drive Output Current                                                   | -1.0 / +0.5                    | А      |
| -         | PD               | Total Power Dissipation @ T <sub>A</sub> = 50 °C                            | 600                            | mW     |
| -         | $\theta_{JA}$    | Junction-to-Ambient Thermal Impedance                                       | 107                            | °C/W   |
| -         | Τ <sub>Α</sub>   | Operating Ambient Temperature Range                                         | -40 to +125                    | °C     |
| -         | ТJ               | Junction Temperature Operating Range <sup>5</sup>                           | -40 to +125                    | °C     |
| -         | T <sub>Stg</sub> | Storage Temperature Range                                                   | -65 to +150                    | °C     |
| All Pins  | ESD              | Electrostatic Discharge Capability Human Body Model<br>Charged Device Model | 2000<br>500                    | V<br>V |

Notes: 5. Long-term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation at the rate of 50 mW/°C for variation over temperature.

#### WARNING:

Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.



### 4. TYPICAL ELECTRICAL PERFORMANCE



Figure 3. Supply Current vs. Supply Voltage











Figure 7. Reference Current (Iref) Drift vs. Temp

# CS1501





Figure 8. Gate Resistance (R<sub>OH</sub>, R<sub>OL</sub>) vs. Temp



Figure 10. OVP vs. Temp



Figure 9.  $V_{DD}$  Zener Voltage vs. Temp



### 5. GENERAL DESCRIPTION

The CS1501 offers numerous features, options, and functional capabilities to the designer of switching power converters. This digital power factor correction (PFC) control IC is designed to replace legacy analog PFC controllers with minimal design effort.

#### 5.1 PFC Operation

One key feature of the CS1501 is its operating frequency profile. Figure 10 illustrates how the frequency varies over a half cycle of the line voltage in steady-state operation. When power is first applied to the CS1501, it examines the line voltage and adapts its operating frequency to the line voltage, as shown in Figure 10. The operating frequency is varied from the peak to the trough of the AC input. During startup, the control algorithm generates maximum power while operating in critical conduction mode (CRM), providing an approximate square-wave current envelope within every half-line cycle.



Figure 10. Switching Frequency vs. Phase Angle

Figure 11 illustrates how the operating frequency of the 1501 (as a percentage of maximum frequency) changes with output power and the peak of the line voltage.



Figure 11. Max. Switching Frequency vs. Output Power

When  $P_O$  falls below 5%, the CS1501 changes to Burst Mode. (Refer to section 5.3 *Burst Mode* on page 10 for more information.)

The CS1501 is designed to function as a DCM controller. However, during peak periods, the controller may interchange control methods and operate in a quasi-critical-conduction mode (quasi-CRM) at low line. For example, at 90 VAC main input under full load, the PFC controller will function as a quasi-CRM controller at the peak of the AC line cycle, as shown in Figure 12.



Figure 12. DCM and Quasi-CRM Operation with CS1501

The zero-current detection (ZCD) of the boost inductor is achieved using an auxiliary winding. When the stored energy of the inductor is fully released to the output, the voltage on the ZCD pin decreases, triggering a new switching cycle. This quasi-resonant switching allows the active switch to be turned on with near-zero inductor current, resulting in a nearly lossless switch event. This minimizes turn-on losses and EMI noise created by the switching cycle. Power factor correction control is achieved during light load by using on-time modulation.

#### 5.2 Startup vs. Normal Operation Mode

The CS1501 has two discrete operation modes: startup and normal. Startup mode will be activated when V<sub>link</sub> is less than 90% of nominal value, V<sub>O(startup)</sub>, and remains active until V<sub>link</sub> reaches 100% of nominal value, as shown in Figure 13. Startup mode is activated during initial system power-up. Any V<sub>link</sub> drop to less than V<sub>O(startup)</sub>, such as a load change, can cause the system to enter startup mode until V<sub>link</sub> is brought back into regulation.



Startup mode is defined as a surge of current delivering maximum power to the output regardless of the load. During every active switch cycle, the 'ON' time is calculated to drive a constant peak current over the entire line cycle. However, the 'OFF' time is calculated based on the DCM/CCM boundary equation.



#### 5.3 Burst Mode

Burst mode is used to improve system efficiency when the system output power ( $P_0$ ) is <5% of nominal. Burst mode is implemented by intermittently disabling the PFC over a full half-line period under light-load conditions, as shown in Figure 14.





#### 5.4 Output Power and PFC Boost Inductor

In normal operating mode, the nominal output power is estimated by the following equation:

$$P_{o} = \alpha \times \eta \times (V_{in(min)})^{2} \times \frac{V_{link} - (V_{in(min)} \times \sqrt{2})}{2 \times f_{max} \times L_{B} \times V_{link}}$$
[Eq.1]

where:

Po rated output power of the system

- $\eta \qquad \mbox{ efficiency of the boost converter (estimated as 100\% by the PFC algorithm)}$
- $V_{in(min)} \;\; \mbox{minimum RMS}$  line voltage is 90 V, measured after the rectifier and EMI filter
- Vlink nominal PFC output voltage (must be 400V)
- $f_{max}$  maximum switching frequency is 70kHz
- L<sub>B</sub> boost inductor specified by rated power requirement
- $\alpha$ <1 margin factor to guarantee rated output power (P<sub>o</sub>) against boost inductor tolerances.

Equation 1 is provided for explanation purposes only. Using substituted required design values for  $V_{link}$  and  $f_{max}$  gives the following equation:

$$P_{o} = \alpha \times \eta \times (90V)^{2} \times \frac{400V - (90V \times \sqrt{2})}{2 \times 70 kHz \times L_{B} \times 400V}$$
 [Eq.2]

Changing the value for the  $V_{\text{link}}$  voltage is not recommended.

Solving Equation 2 for the PFC boost inductor,  $L_B$ , gives the following equation:

$$L_{B} = \alpha \times \eta \times (90V)^{2} \times \frac{400V - (90V \times \sqrt{2})}{2 \times 70 \text{kHz} \times P_{0} \times 400V} \qquad \text{[Eq.3]}$$

If a value of the boost inductor other than that obtained from Equation 3 above is used, the total output power capability and the minimum input voltage threshold will differ according to Equation 2. Note that if the input voltage drops below 90Vrms and the inductance value is <L<sub>B</sub>, the link voltage V<sub>link</sub> will drop below 400V and fall out of regulation.





#### 5.5 PFC Output Capacitor

The value of the PFC output capacitor needs to be selected based upon voltage ripple and hold-up requirements. To ensure system stability with the digital controller, the recommended value of the capacitor is within the range of  $0.5 \mu$ F/watt to  $2.0 \mu$ F/watt with a V<sub>link</sub> voltage of 400V.

#### 5.6 Output IFB Sense and Input IAC Sense

A current proportional to the PFC output voltage,  $V_{link}$ , is supplied to the IC on pin IFB and is used as a feedback control signal. This current is compared against an internal fixed-value reference current.

The ADC is used to measure the magnitude of the I<sub>IFB</sub> current through resistor R<sub>IFB</sub>. The magnitude of the I<sub>IFB</sub> current is then compared to an internal reference current (I<sub>ref</sub>) of 129  $\mu$ A.



Figure 16. IFB Input Pin Model



Resistor  $\mathsf{R}_{\mathsf{IFB}}$  sets the feedback current and is calculated as follows:

MOSFET switching cycle when its drain-source voltage is at the lowest possible voltage potential, thus reducing switching losses. The CS1501 uses an auxiliary winding on the PFC boost inductor to implement zero-voltage switching.

$$R_{IFB} = \frac{V_{link} - V_{DD}}{I_{ref}} = \frac{400V - V_{DD}}{129\mu A}$$
 [Eq.4]

By using digital loop compensation, the voltage feedback signal does not require an external compensation network.

A current proportional to the AC input voltage is supplied to the IC on pin IAC and is used by the PFC control algorithm.



Figure 17. IAC Input Pin Model

Resistor R<sub>IAC</sub> sets the I<sub>AC</sub> current and is derived as follows:

$$R_{IAC} = R_{IFB}$$
 [Eq.5]

For optimal performance, resistors  $R_{IAC}$  and  $R_{IFB}$  should use 1% tolerance or better resistors for best  $V_{link}$  voltage accuracy.

#### 5.7 Valley Switching

The zero-current detection (ZCD) pin is monitored for demagnetization in the auxiliary winding of the boost inductor (L<sub>B</sub>). The ZCD circuit is designed to detect the V<sub>Aux</sub> valley/zero crossings by sensing the voltage transformed onto the auxiliary winding of L<sub>B</sub>.



Figure 18. ZCD Input Pin Model

The objective of zero-voltage switching is to initiate each



Figure 19. Zero-voltage Switch

During each switching cycle, when the boost diode current reaches zero, the boost MOSFET drain-source voltage begins oscillating at the resonant frequency of the boost inductor and MOSFET parasitic output capacitance. The ZCD\_below\_zero signal transitions from high to low just prior to a local minimum of the MOSFET drain-source voltage oscillation. The zero-crossing detect circuit ensures that a ZCD\_below\_zero pulse will only be generated when the comparator output is continuously high for a nominal time period ( $t_{ZCB}$ ) of 200ns. Therefore, any negative edges on the comparator's output due to spurious glitches will not cause a pulse to be generated. Due to the CS1501's variable-frequency control, the MOSFET switching cycle will not always be initiated at the first resonant valley.

The external circuitry should be designed so that the current ( $I_{ZCD}$ ) at the ZCD pin is approximately  $\pm 1.0$  mA. The table below depicts approximate values for R3 and R4 for a range of boost-to-auxiliary inductor turns ratio, N.

| N  | ~R3          | ~R4    |
|----|--------------|--------|
| 9  | <b>46k</b> Ω | 1.75kΩ |
| 10 | <b>42k</b> Ω | 1.75kΩ |
| 11 | 37.5kΩ       | 1.75kΩ |
| 12 | 35.5kΩ       | 1.75kΩ |
| 13 | <b>32k</b> Ω | 1.75kΩ |
| 14 | 29.5kΩ       | 1.75kΩ |
| 15 | 27.5kΩ       | 1.75kΩ |

Table 1. Aux Inductor Turns Ratio vs. R3 and R4

Resistors R3 and R4 were calculated using V<sub>link</sub> = 400V and  $C_p$  = 10 pF.

Equation 6 is used to calculate the cut-off frequency defined by the RC circuit at the ZCD pin.

$$f_c = 1/(2\pi(R3 || R4)C_p)$$
 [Eq.6]

where:

- $f_c$  The cut-off frequency,  $f_c$ , needs to be 10x the ringing frequency
- C<sub>p</sub> Capacitance at the ZCD pin



#### 5.8 Brownout Protection

The CS1501 brownout detection circuit monitors the peak of the  $V_{rect}$  input voltage and disables the PWM switching when it drops below a predetermined threshold. Hysteresis and minimum detection time are provided to avoid brownout detection during short input transients. When brownout is detected, the CS1501 enters standby mode. On recovery from brownout, it re-enters normal operating mode.

Current  $I_{AC}$  is proportional to the AC input voltage  $V_{rect}$ , where  $V_{rect} = R_{IAC} \times I_{AC}$  and  $R_{IAC} = R1+R2$  (see Figure 17 on page 11). The digitized current applied to the IAC pin is monitored by the brownout protection algorithm. When  $V_{rect}$  drops below the brownout-detection threshold, the CS1501 triggers a timer. The IC asserts the brownout protection and stops the gate-drive switching only if the timer exceeds 56 ms. This is the equivalent of 7 rectified line cycles at 60 Hz.

During the brownout state, the device continues monitoring the input line voltage. The device exits the brownout state when  $I_{AC}$  exceeds the brownout upper threshold for at least 56ms. Typical values for the lower ( $I_{BP(lower)}$ ) and upper ( $I_{BP(upper)}$ ) brownout thresholds are 31.6µA and 39.6µA, respectively.

The overpower protection may activate prior to brownout protection, depending on the load.



Figure 20. Brownout Sequence

The maximum response time of the brownout protection feature occurs at light-load conditions. It is calculated by Equation 7.

$$T_{Brownout} = 8 \text{ ms} + \frac{8 \text{ ms}}{5 \text{ V}} (128 \text{ V} - \text{V}_{BP(th)}) + 56 \text{ ms} \quad [Eq.7]$$
$$= 8 + \frac{8}{5} (128 - 94.8) + 56 = 117 \text{ ms}$$

where:

 $V_{BP(th)}$  Brownout threshold voltage,  $V_{BP(th)} = I_{BP(lower)} x R_{IAC}$ 

#### 5.9 Overvoltage Protection

The overvoltage protection (OVP) will trigger immediately and stop the gate drive when the current into the IFB pin ( $I_{OVP}$ ) exceeds 105% of the reference current ( $I_{ref}$ ) value. The IC resumes gate drive switching when the measured current at IFB drops below  $I_{OVP} - I_{OVP(Hy)}$ . Equation 8 is used to calculate the OVP threshold.

$$V_{OVP} = R_{IFB} \times I_{OVP} + V_{DD}$$
 [Eq.8]

#### 5.10 Overcurrent Protection

To limit boost inductor current through the FET and to prevent boost inductor saturation conditions, the CS1501 incorporates a cycle-by-cycle peak inductor current limit circuit using an external shunt resistor to 'sense' the FET source current accurately. The overcurrent protection (OCP) circuit is designed to monitor the current when the active switch is turned on. The OCP circuit is enabled after the leading-edge blanking time ( $t_{LEB}$ ). The shunt voltage is compared to a reference voltage,  $V_{cs(th)}$ , to determine whether an overcurrent condition exists. The OCP circuit triggers immediately, allowing the OCP algorithm to turn off the gate driver.

The overcurrent protection circuit is also designed to monitor for a catastrophic overcurrent occurrence by sensing sudden and abnormal operating currents. A second OCP threshold,  $V_{cs(clamp)}$ , determines whether a severe overcurrent condition exists. This immediately turns off the gate drive, and the system enters a restart mode. The CS1501 inhibits all switching operations for approximately 1.6 ms then attempts to restart normal operation.

#### 5.11 Overpower Protection

The CS1501 incorporates an internal overpower protection (OPP) algorithm that provides protection from overload conditions. This algorithm uses the condition that output power is a function of the boost inductor (see section 5.4 *Output Power and PFC Boost Inductor* on page 10).

Under moderate overload,  $V_{link}$  may droop up to 10% while maintaining rated power and PFC. Further increasing the load current causes  $V_{link}$  to drop below the startup threshold (~360V). Below this threshold, the circuit switches the operating mode to startup with more power available to raise  $V_{link}$ . As  $V_{link}$  reaches its nominal value, startup mode is canceled and power is now limited to the rated value. If the overload is still present, this cycle will repeat.

If a sustained overload, or a repeated cycle of overload events is detected for greater than 112 ms, the CS1501 shuts down for 2.5 seconds, then attempts to restart.



#### 5.12 Open/Short Loop Protection

If the PFC output sense resistor, R<sub>IFB</sub>, fails (open or short to GND), the measured output voltage decreases at a slew rate of about 2 V/µs, which is determined by the ADC sampling rate. The IC stops the gate drive when the measured output voltage is lower than the measured line voltage. The IC resumes gate drive switching when the current into the IFB pin becomes larger than or equal to the current into the IAC pin and V<sub>link</sub> is greater than the peak of the line voltage (V<sub>rect(pk)</sub>). The maximum response time of open/short loop protection for R<sub>IFB</sub> is about 150 µs.

If the PFC input sense resistor  ${\sf R}_{\sf IAC}$  fails (open or short to GND), the current reference signal supplied to the IC on pin IAC falls to zero.

#### 5.13 Internal Overtemperature Protection

An internal thermal sensor triggers a shutdown when the temperature exceeds 135°C (nominal) on the silicon. The sensor sends a signal to the core that supplies current to all internal digital logic, cutting off power from them. Once the temperature of the IC has dropped by 9°C (nominal), the sensor resets, allowing power to the logic.

## 5.14 Standby (STBY) Function

The standby (STBY) pin provides a means by which an external signal can cause the CS1501 to enter a non-operating, low-power state. The STBY input is intended to be driven by an open-collector/open-drain device. Internal to the pin, there is a pull-up resistor connected to the V<sub>DD</sub> pin, as shown in Figure 21. Since the pull-up resistor has a high impedance, a filter capacitor (up to 1000pF) may be required on this pin.



Figure 21. STBY Pin Connection

When the  $\overline{\text{STBY}}$  pin is not used, it is recommended that the pin be tied to V<sub>DD</sub> (pulled high).



## 5.15 Summary of Equations

| Eq. # | Equation                                                                                                                                                                                        |                        | Variables/Recommended Values                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|
| 1     | Output Power (page 10)<br>$P_{o} = \alpha \times \eta \times (V_{in(min)})^{2} \times \frac{V_{link} - (V_{in(min)} \times \sqrt{2})}{2 \times f_{max} \times L_{R} \times V_{link}}$           | Po                     | Rated output power of the system.                                                        |
|       |                                                                                                                                                                                                 | η                      | Efficiency of the boost converter (estimated as 100% by the PFC algorithm).              |
|       | Output Power with recommended values (page 10)                                                                                                                                                  |                        |                                                                                          |
| 2     | $P_0 = \alpha \times \eta \times (90 \text{ Vrms})^2 \times \frac{400 \text{ V} - (90 \text{ Vrms} \times \sqrt{2})}{2 \times 70 \text{ kHz} \times \text{ L}_{\text{B}} \times 400 \text{ V}}$ | V <sub>in(min)</sub>   | Minimum RMS line voltage is 90 Vrms, measured after the rectifier and EMI filter.        |
|       | Boost Inductor (page 10)                                                                                                                                                                        | V <sub>link</sub>      | Nominal PFC output voltage must be 400V.                                                 |
| 3     | $L_{B} = \alpha \times \eta \times (90 \text{ Vrms})^{2} \times \frac{400 \text{ V} - (90 \text{ Vrms} \times \sqrt{2})}{2 \times 70 \text{ kHz} \times P_{o} \times 400 \text{ V}}$            | f <sub>max</sub>       | Maximum switching frequency is 70kHz.                                                    |
|       | Output IFB Sense Resistor (page 11)                                                                                                                                                             | L <sub>B</sub>         | Boost inductor specified by rated power requirement.                                     |
| 4     | $R_{IFB} = \frac{V_{link} - V_{DD}}{I_{ref}} = \frac{400V - V_{DD}}{129\mu A}$                                                                                                                  | α                      | Margin factor to guarantee rated output power $(P_0)$ against boost inductor tolerances. |
|       | Input IAC Sense Resistor ( <u>page 11</u> )                                                                                                                                                     |                        |                                                                                          |
| 5     | $R_{IAC} = R_{IFB}$                                                                                                                                                                             | R <sub>IAC</sub>       | Value of the IAC pin sense resistor(s).                                                  |
|       | Auxiliary Winding Cut-off Frequency (page 11)                                                                                                                                                   | R <sub>IFB</sub>       | Value of the IFB pin sense resistor(s).                                                  |
| 6     | $f_{c} = 1/(2\pi(R3    R4)C_{p})$                                                                                                                                                               | I <sub>ref</sub>       | Value of the fixed, internal reference current.                                          |
| 7     | Maximum Response Time for Brownout: (page 12)<br>$T_{Brownout} = 8 \text{ ms} + \frac{8 \text{ ms}}{5 \text{ V}} (128 \text{ V} - \text{V}_{BP(th)}) + 56 \text{ ms}$                           | f <sub>c</sub>         | The cut-off frequency, $f_c$ , needs to be 10x the ringing frequency or $f_c = 10$ MHz.  |
|       |                                                                                                                                                                                                 | Cp                     | Capacitance at the ZCD pin. C <sub>p</sub> <10pF.                                        |
| 8     | Overvoltage Protection (page 12)                                                                                                                                                                | V                      | Prowpout throshold voltage V = 04.8V                                                     |
|       | $V_{OVP} = R_{IFB} \times I_{OVP} + V_{DD}$                                                                                                                                                     | V <sub>BP(th)</sub>    | Brownout threshold voltage. $V_{BP(th)} = 94.8 V.$                                       |
|       | Boost Inductor Peak Current                                                                                                                                                                     | C <sub>out</sub>       | Value of the output capacitor in mF.                                                     |
| 9     | $I_{LB(pk)} = \frac{4 \times P_{O}}{\eta \times V_{in(min)} \times \sqrt{2}}$                                                                                                                   | f <sub>line(min)</sub> | Minimum line frequency.                                                                  |
| 40    | Boost Inductor RMS Current                                                                                                                                                                      | V <sub>DD</sub>        | IC Supply Voltage.                                                                       |
| 10    | $I_{LB(rms)} = \frac{P_O}{V_{in(min)} \times \eta}$                                                                                                                                             | V <sub>OVP</sub>       | OVP threshold.                                                                           |
|       | V <sub>link</sub> Voltage Ripple                                                                                                                                                                | 1                      |                                                                                          |
| 11    | $\Delta V_{link(rip)} = \frac{P_O}{2\pi \times f_{line(min)} \times V_{link} \times C_{out}}$                                                                                                   | I <sub>OVP</sub>       | Current into the IFB pin.                                                                |
|       |                                                                                                                                                                                                 |                        |                                                                                          |



### 6. PACKAGE DRAWING

#### SOIC-8 NARROW (150 MIL BODY) PACKAGE DRAWING









|           | MILLIMETERS |          |      |           | INCHES    |       |
|-----------|-------------|----------|------|-----------|-----------|-------|
| Dimension | MIN         | NOM      | MAX  | MIN       | NOM       | MAX   |
| А         |             |          | 1.75 |           |           | 0.069 |
| A1        | 0.10        |          | 0.25 | 0.004     |           | 0.010 |
| b         | 0.31        |          | 0.51 | 0.012     |           | 0.020 |
| С         | 0.10        |          | 0.25 | 0.004     |           | 0.010 |
| D         | 4.90 BSC    |          |      | 0.193 BSC |           |       |
| E         | 6.00 BSC    |          |      | 0.236 BSC |           |       |
| E1        |             | 3.90 BSC |      | 0.154 BSC |           |       |
| е         |             | 1.27 BSC |      |           | 0.050 BSC |       |
| L         | 0.40        |          | 1.27 | 0.016     |           | 0.050 |
| Θ         | 0°          |          | 8°   | 0°        |           | 8°    |
| aaa       | 0.10        |          |      |           | 0.004     |       |
| bbb       | 0.25        |          |      |           | 0.010     |       |
| ddd       |             | 0.25     |      |           | 0.010     |       |

#### Notes:

1. Controlling dimensions are in millimeters

2. Dimensions and Tolerances per ASME Y14.5M

3. This drawing conforms to JEDEC outline MS-012, variation AA for standard SOIC-8 narrow body

4. Recommended reflow profile is per JEDEC/IPC J-STD-020



### 7. ORDERING INFORMATION

| Part #     | Temperature Range | Package Description         |
|------------|-------------------|-----------------------------|
| CS1501-FSZ | -40°C to +125°C   | 8-lead SOIC, Lead (Pb) Free |

### 8. ENVIRONMENTAL, MANUFACTURING, & HANDLING INFORMATION

| Model Number | Peak Reflow Temp | MSL Rating <sup>a</sup> | Max Floor Life <sup>b</sup> |
|--------------|------------------|-------------------------|-----------------------------|
| CS1501-FSZ   | 260°C            | 2                       | 365 Days                    |

a. MSL (Moisture Sensitivity Level) as specified by IPC/JEDEC J-STD-020.

b. Stored at 30°C, 60% relative humidity.

### 9. REVISION HISTORY

| Revision | Date     | Changes                                                         |
|----------|----------|-----------------------------------------------------------------|
| PP5      | MAY 2011 | Updated Typical Electrical Performance section.                 |
| PP6      | JUN 2011 | Updated Characteristics and Specifications section.             |
| F1       | SEP 2011 | Finalized. Updated Characteristics and Specifications section.  |
| F2       | JAN 2012 | Edited for content and clarity. Corrected typographical errors. |
| F3       | FEB 2012 | Revised MSL rating.                                             |
| F4       | FEB 2012 | Corrected a typographical error.                                |

#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find one nearest you go to <u>http://www.cirrus.com</u>

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives constent of copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products or Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-ERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORD PRODUCTS OR OTHER CRIT-ICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCT TINCAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUD-ING ATTORNEY'S FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, EXL Core, and the EXL Core logo design are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.