# 24-Bit, 192 kHz Stereo DAC for Audio ### **Features** - 101 dB Dynamic Range - -91 dB THD+N - +3.3 V or +5 V Power Supply - 50 mW with 3.3 V supply - Low Clock Jitter Sensitivity - Filtered Line Level Outputs - On-Chip Digital De-emphasis for 44.1 kHz - Popguard<sup>®</sup> Technology for Control of Clicks and Pops - Up to 200 kHz Sample Rates - Automatic Mode Detection for Sample Rates between 4 and 200 kHz - Pin Compatible with the CS4340 ## **Description** The CS4340A is a complete stereo digital-to-analog system including digital interpolation, fourth-order deltasigma digital-to-analog conversion, digital de-emphasis and switched capacitor analog filtering. The advantages of this architecture include: ideal differential linearity, no distortion mechanisms due to resistor matching errors, no linearity drift over time and temperature, and a high tolerance to clock jitter. The CS4340A accepts data at all standard audio sample rates up to 192 kHz, consumes very little power, operates over a wide power supply range and is pin compatible with the CS4340, as described in section 3.1. These features are ideal for DVD audio players. #### ORDERING INFORMATION CS4340A-KS 16-pin SOIC, -10 to 70 °C CS4340A-KSZ, Lead Free, CDB4340A 16-pin SOIC, -10 to 70 °C Evaluation Board ## **TABLE OF CONTENTS** 1. PIN DESCRIPTION .......4 2. TYPICAL CONNECTION DIAGRAM......5 3.2 Sample Rate Range/Operational Mode Detect .......6 3.5 De-Emphasis ....... 3.6 Power-up Sequence......9 3.7 Popguard<sup>®</sup> Transient Control.......9 3.7.2 Power-down 4. CHARACTERISTICS AND SPECIFICATIONS......11 RECOMMENDED OPERATING SPECIFICATION ......11 ABSOLUTE MAXIMUM RATINGS......11 ANALOG CHARACTERISTICS (CS4340A-KS/KSZ)......12 COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE......14 6. REFERENCES 19 7. PACKAGE DIMENSIONS .......20 THERMAL CHARACTERISTICS AND SPECIFICATIONS ......20 8. REVISION HISTORY......21 # **LIST OF FIGURES** | | Figure 1. Typical Connection Diagram | 5 | |------|-----------------------------------------------------------------|----| | | Figure 2. CS4340A Format 0 - I <sup>2</sup> S up to 24-Bit Data | 7 | | | Figure 3. CS4340A Format 1 - Left Justified up to 24-Bit Data | 8 | | | Figure 4. CS4340A Format 2 - Right Justified, 24-Bit Data | 8 | | | Figure 5. CS4340A Format 3 - Right Justified, 16-Bit Data | 8 | | | Figure 6. De-Emphasis Curve | | | | Figure 7. Output Test Load | | | | Figure 8. Maximum Loading | | | | Figure 9. Single-Speed Stopband Rejection | 14 | | | Figure 10. Single-Speed Transition Band | | | | Figure 11. Single-Speed Transition Band (Detail) | | | | Figure 12. Single-Speed Passband Ripple | | | | Figure 13. Double-Speed Stopband Rejection | 15 | | | Figure 14. Double-Speed Transition Band | | | | Figure 15. Double-Speed Transition Band (Detail) | 16 | | | Figure 16. Double-Speed Passband Ripple | 16 | | | Figure 17. Serial Input Timing | | | LIST | OF TABLES | | | | | | | | Table 1. CS4340A Auto-Detect | | | | Table 2. Single-Speed Mode Standard Frequencies | | | | Table 3. Double-Speed Mode Standard Frequencies | | | | Table 4. Quad-Speed Mode Standard Frequencies | | | | Table 5. Digital Interface Format - DIF1 and DIF0 | 7 | | | Table C. De Emphasia Control | 0 | ## 1. PIN DESCRIPTION | | ., | D. B. 1.1. | |----------|----|------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | # | Pin Description | | RST | 1 | Reset (Input) - Powers down device. | | SDIN | 2 | Serial Audio Data (Input) - Input for two's complement serial audio data. | | SCLK | 3 | Serial Clock (Input) -Serial clock for the serial audio interface. | | LRCK | 4 | <b>Left Right Clock</b> ( <i>Input</i> ) - Determines which channel, Left or Right, is currently active on the serial audio data line. | | MCLK | 5 | Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters. | | DIF1 | 6 | Digital Interface Format (Input) - Defines the required relationship between the Left Right | | DIF0 | 7 | Clock, Serial Clock and Serial Audio Data. | | DEM | 8 | <b>De-emphasis Control</b> ( <i>Input</i> ) - Selects the standard 15μs/50μs digital de-emphasis filter response for the 44.1 kHz sample rate. | | FILT+ | 9 | Positive Voltage Reference (Output) - Positive voltage reference for the internal sampling circuits. | | VQ | 10 | Quiescent Voltage (Output) - Filter connection for internal quiescent reference voltage. | | REF_GND | 11 | Reference Ground (Input) - Ground reference for the internal sampling circuits. | | AOUTR | 12 | Analog Outputs (Output) - The full scale analog output level is specified in the | | AOUTL | 15 | Analog Characteristics table. | | AGND | 13 | Analog Ground (Input) | | VA | 14 | Power (Input) - Positive power for the analog, digital and serial audio interface sections. | | MUTEC | 16 | Mute Control (Output) - Control signal for an optional mute circuit. | | - | | | ## 2. TYPICAL CONNECTION DIAGRAM Figure 1. Typical Connection Diagram ### 3. APPLICATIONS ## 3.1 Upgrading from the CS4340 to the CS4340A The CS4340A is pin and functionally compatible with all CS4340 designs, operating at the standard audio sample rates, that use pin 3 as a serial clock input. In addition to the features of the CS4340, the CS4340A supports standard sample rates up to 192 kHz, as well as automatic mode detection for sample rates between 4 and 200 kHz. The automatic mode detection feature allows sample rate changes between single, double and quad-speed modes without external intervention. The CS4340A does not support an internal serial clock mode, sample rates between 50 kHz and 84 kHz, de-emphasis for 32 and 48 kHz, or 2.7 V operation as does the CS4340. ## 3.2 Sample Rate Range/Operational Mode Detect The device operates in one of three operational modes. It will auto-detect the correct mode when the input sample rate $(F_s)$ , defined by the LRCK frequency, falls within one of the ranges illustrated in Table 1. Sample rates outside the specified range for each mode are not supported. | Input Sample Rate (F <sub>S</sub> ) | MODE | |-------------------------------------|-------------------| | 4 kHz - 50 kHz | Single-Speed Mode | | 84 kHz - 100 kHz | Double-Speed Mode | | 170 kHz - 200 kHz | Quad-Speed Mode | Table 1. CS4340A Auto-Detect ## 3.3 System Clocking The device requires external generation of the master (MCLK), left/right (LRCK) and serial (SCLK) clocks. The LRCK, defined also as the input sample rate ( $F_s$ ), must be synchronously derived from the MCLK according to specified ratios. The specified ratios of MCLK to LRCK, along with several standard audio sample rates and the required MCLK frequency, are illustrated in Tables 2-4. | Sample Rate | MCLK (MHz) | | | | | | | |-------------|------------|---------|---------|---------|--|--|--| | (kHz) | 256x | 384x | 512x | 768x | | | | | 32 | 8.1920 | 12.2880 | 16.3840 | 24.5760 | | | | | 44.1 | 11.2896 | 16.9344 | 22.5792 | 33.8688 | | | | | 48 | 12.2880 | 18.4320 | 24.5760 | 36.8640 | | | | **Table 2. Single-Speed Mode Standard Frequencies** | Sample Rate | | MCL | ( (MHz) | | |-------------|---------|---------|---------|---------| | (kHz) | 128x | 192x | 256x | 384x | | 88.2 | 11.2896 | 16.9344 | 22.5792 | 33.8688 | | 96 | 12.2880 | 18.4320 | 24.5760 | 36.8640 | **Table 3. Double-Speed Mode Standard Frequencies** | Sample Rate | MCLK | (MHz) | |-------------|---------|---------| | (kHz) | 128x | 192x | | 176.4 | 22.5792 | 33.8688 | | 192 | 24.5760 | 36.8640 | Table 4. Quad-Speed Mode Standard Frequencies # 3.4 Digital Interface Format The device will accept audio samples in several digital interface formats as illustrated in Table 5. The desired format is selected via the DIF1 and DIF0 pins. For an illustration of the required relationship between LRCK, SCLK and SDIN, see Figures 2-5. | DIF1 | DIF0 | DESCRIPTION | FORMAT | FIGURE | |------|------|-------------------------------------|--------|--------| | 0 | 0 | l <sup>2</sup> S, up to 24-bit data | 0 | 2 | | 0 | 1 | Left Justified, up to 24-bit data | 1 | 3 | | 1 | 0 | Right Justified, 24-bit Data | 2 | 4 | | 1 | 1 | Right Justified, 16-bit Data | 3 | 5 | Table 5. Digital Interface Format - DIF1 and DIF0 Figure 2. CS4340A Format 0 - I<sup>2</sup>S up to 24-Bit Data Figure 3. CS4340A Format 1 - Left Justified up to 24-Bit Data Figure 4. CS4340A Format 2 - Right Justified, 24-Bit Data Figure 5. CS4340A Format 3 - Right Justified, 16-Bit Data ## 3.5 De-Emphasis The device includes on-chip digital de-emphasis. Figure 6 shows the de-emphasis curve for $F_s$ equal to 44.1 kHz. The frequency response of the de-emphasis curve will scale proportionally with changes in sample rate, $F_s$ . Please see Table 6 for the desired de-emphasis control. Figure 6. De-Emphasis Curve | DEM | DESCRIPTION | |-----|-------------| | 0 | Disabled | | 1 | 44.1 kHz | Table 6. De-Emphasis Control ## 3.6 Power-up Sequence Reliable power-up can be accomplished by keeping the device in reset until the power supply and configuration pins are stable, and the clocks are locked to the appropriate frequencies discussed in section 3.3. It is also recommended that reset be enabled if the analog supply drops below the minimum specified operating voltage to prevent power glitch related issues. # 3.7 Popguard® Transient Control The CS4340A uses Popguard<sup>®</sup> technology to minimize the effects of output transients during power-up and power-down. This technology, when used with external DC-blocking capacitors in series with the audio outputs, minimizes the audio transients commonly produced by single-ended single-supply converters. It is activated inside the DAC when $\overline{RST}$ is enabled/disabled and requires no other external control, aside from choosing the appropriate DC-blocking capacitors. ### 3.7.1 *Power-up* When the device is initially powered-up, the audio outputs, AOUTL and AOUTR, are clamped to AGND. Following a delay of approximately 1000 sample periods, each output begins to ramp toward the quiescent voltage. Approximately 10,000 LRCK cycles later, the outputs reach $V_Q$ and audio output begins. This gradual voltage ramping allows time for the external DC-blocking capacitors to charge to the quiescent voltage, minimizing the power-up transient. ### 3.7.2 Power-down To prevent transients at power-down, the device must first enter its power-down state by enabling RST. When this occurs, audio output ceases and the internal output buffers are disconnected from AOUTL and AOUTR. In their place, a soft-start current sink is substituted which allows the DC-blocking capacitors to slowly discharge. Once this charge is dissipated, the power to the device may be turned off and the system is ready for the next power-on. ## 3.7.3 Discharge Time To prevent an audio transient at the next power-on, it is necessary to ensure that the DC-blocking capacitors have fully discharged before turning on the power or exiting the power-down state. If not, a transient will occur when the audio outputs are initially clamped to AGND. The time that the device must remain in the power-down state is related to the value of the DC-blocking capacitance. For example, with a $3.3~\mu F$ capacitor, the minimum power-down time will be approximately 0.4~seconds. ### 3.8 Mute Control The Mute Control pin goes high during power-up initialization, reset, or if the MCLK to LRCK ratio is incorrect. The pin will also go high following the reception of 8192 consecutive audio samples of static 0 or -1 on both the left and right channels. A single sample of non-zero data on either channel will cause the Mute Control pin to go low. This pin is intended to be used as a control for an external mute circuit to prevent the clicks and pops that can occur in any single-ended single supply system. Use of the Mute Control function is not mandatory but recommended for designs requiring the absolute minimum in extraneous clicks and pops. Also, use of the Mute Control function can enable the system designer to achieve idle channel noise/signal-to-noise ratios which are only limited by the external mute circuit. See the CDB4340A data sheet for a suggested mute circuit. ## 3.9 Grounding and Power Supply Arrangements As with any high resolution converter, the CS4340A requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 1 shows the recommended power arrangements, with VA connected to a clean supply. If the ground planes are split between digital ground and analog ground, REF\_GND & AGND should be connected to the analog ground plane. Decoupling capacitors should be as close to the DAC as possible, with the low value ceramic capacitor being the closest. To further minimize impedance, these capacitors should be located on the same layer as the DAC. All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the $0.1~\mu F$ , must be positioned to minimize the electrical path from FILT+ and REF\_GND (as well as VQ and REF\_GND), and should also be located on the same layer as the DAC. The CDB4340A evaluation board demonstrates the optimum layout and power supply arrangements. ## 4. CHARACTERISTICS AND SPECIFICATIONS (Min/Max performance characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical performance characteristics are derived from measurements taken at $T_A = 25$ °C.) ## RECOMMENDED OPERATING SPECIFICATION | Parameters | | Symbol | Min | Тур | Max | Units | |-------------------------------|-----------------|----------------|-----|-----|-----|-------| | DC Power Supply | | | | | | | | | 3.3 V Nominal | VA | 3.0 | 3.3 | 3.6 | V | | | 5.0 V Nominal | | 4.5 | 5 | 5.5 | V | | Ambient Operating Temperature | (Power Applied) | T <sub>A</sub> | -10 | - | +70 | °C | **ABSOLUTE MAXIMUM RATINGS** (AGND = 0 V; all voltages with respect to AGND. Operation beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.) | Parameters | Symbol | Min | Max | Units | |-----------------------------------------------|------------------|------|--------|-------| | DC Power Supply | VA | -0.3 | 6.0 | V | | Input Current (Note 1) | I <sub>in</sub> | - | ±10 | mA | | Digital Input Voltage | V <sub>IND</sub> | -0.3 | VA+0.4 | V | | Ambient Operating Temperature (power applied) | T <sub>A</sub> | -55 | 125 | °C | | Storage Temperature | T <sub>stg</sub> | -65 | 150 | °C | <sup>1.</sup> Any pin except supplies. **ANALOG CHARACTERISTICS (CS4340A-KS/KSZ)** (Test conditions (unless otherwise specified): Input test signal is a 997 Hz sine wave; measurement bandwidth is 10 Hz to 20 kHz; test load $R_L = 10 \ k\Omega$ , $C_L = 10 \ pF$ (see Figure 7).) | | | VA = 5.0 V | | V | /A = 3.3 | V | | | |-----------------------------------|--------------|------------|-----|-----|----------|-----|-----|------| | Parameter | | Min | Тур | Max | Min | Тур | Max | Unit | | Single-Speed Mode | Fs = 48 kHz | | | | | | | | | Dynamic Range | (Note 2) | | | | | | | | | 18 to 24-Bit | unweighted | 92 | 98 | - | 88 | 94 | - | dB | | | A-Weighted | 95 | 101 | - | 91 | 97 | - | dB | | 16-Bit | unweighted | - | 92 | - | - | 92 | - | dB | | | A-Weighted | - | 95 | - | - | 95 | - | dB | | Total Harmonic Distortion + Noise | (Note 2) | | | | | | | | | 18 to 24-Bit | 0 dB | - | -91 | -85 | - | -94 | -88 | dB | | | -20 dB | - | -78 | - | - | -74 | - | dB | | | -60 dB | - | -38 | - | - | -34 | - | dB | | 16-Bit | 0 dB | - | -90 | - | - | -91 | - | dB | | | -20 dB | - | -72 | - | - | -72 | - | dB | | | -60 dB | - | -32 | - | - | -32 | - | dB | | Double-Speed Mode | Fs = 96 kHz | | | | | | L | | | Dynamic Range | (Note 2) | | | | | | | | | 18 to 24-Bit | unweighted | 92 | 98 | - | 88 | 94 | - | dB | | | A-Weighted | 95 | 101 | - | 91 | 97 | - | dB | | 16-Bit | unweighted | - | 92 | - | - | 92 | - | dB | | | A-Weighted | - | 95 | - | - | 95 | - | dB | | Total Harmonic Distortion + Noise | (Note 2) | | | | | | | | | 18 to 24-Bit | 0 dB | - | -91 | -85 | - | -94 | -88 | dB | | | -20 dB | - | -78 | _ | - | -74 | - | dB | | | -60 dB | - | -38 | _ | - | -34 | - | dB | | 16-Bit | 0 dB | - | -90 | - | - | -91 | - | dB | | | -20 dB | - | -72 | _ | _ | -72 | - | dB | | | -60 dB | - | -32 | - | - | -32 | - | dB | | Quad-Speed Mode | Fs = 192 kHz | | | | 1 | | | | | Dynamic Range | (Note 2) | | | | | | | | | 18 to 24-Bit | unweighted | 92 | 98 | - | 88 | 94 | - | dB | | | A-Weighted | 95 | 101 | - | 91 | 97 | - | dB | | 16-Bit | unweighted | - | 92 | _ | - | 92 | - | dB | | | A-Weighted | - | 95 | - | - | 95 | - | dB | | Total Harmonic Distortion + Noise | (Note 2) | | | | | | | | | 18 to 24-Bit | 0 dB | - | -91 | -85 | - | -94 | -88 | dB | | | -20 dB | - | -78 | - | - | -74 | - | dB | | | -60 dB | - | -38 | - | - | -34 | - | dB | | 16-Bit | 0 dB | - | -90 | - | _ | -91 | - | dB | | | -20 dB | - | -72 | _ | _ | -72 | - | dB | | | -60 dB | _ | -32 | | | -32 | _ | dB | # ANALOG CHARACTERISTICS (CS4340A-KS/KSZ) (Continued) | Parameters | Symbol | Min | Тур | Max | Units | | | |--------------------------------------------------|---------------------|--------|--------|--------|--------|--|--| | Dynamic Performance for All Modes | | | | | | | | | Interchannel Isolation (1 kHz) | | - | 102 | - | dB | | | | DC Accuracy | | | | | | | | | Interchannel Gain Mismatch | | - | 0.1 | - | dB | | | | Gain Drift | | - | ±100 | - | ppm/°C | | | | Analog Output Characteristics and Specifications | | | | | | | | | Full Scale Output Voltage | | 0.6•VA | 0.7•VA | 0.8•VA | Vpp | | | | Output Impedance | | - | 100 | - | Ω | | | | Minimum AC-Load Resistance (Not | e 3) R <sub>L</sub> | - | 3 | - | kΩ | | | | Maximum Load Capacitance (Not | e 3) C <sub>L</sub> | - | 100 | - | pF | | | Notes: 2. One-half LSB of triangular PDF dither is added to data. 3. Refer to Figure 8. Figure 7. Output Test Load Figure 8. Maximum Loading ## COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE (The filter characteristics and the X-axis of the response plots have been normalized to the sample rate (Fs) and can be referenced to the desired sample rate by multiplying the given characteristic by Fs.) | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------|--------|------|-------------|------| | Single-Speed Mode - (4 kHz to 50 kHz sample rates) | - | | | | | Passband | | | | | | to -0.05 dB corne | er 0 | - | 0.4535 | Fs | | to -3 dB corne | er 0 | - | 0.4998 | Fs | | Frequency Response 10 Hz to 20 kHz | -0.02 | - | +0.08 | dB | | StopBand | 0.5465 | - | - | Fs | | StopBand Attenuation (Note | 4) 50 | - | - | dB | | Group Delay | - | 9/Fs | - | S | | De-emphasis Error (Relative to 1 kHz) Fs = 44.1 kH (Note 5) | z - | - | +0.05/-0.14 | dB | | Double-Speed Mode - (84 kHz to 100 kHz sample rates) | | | | | | Passband | | | | | | to -0.1 dB corne | er 0 | - | 0.4621 | Fs | | to -3 dB corne | er 0 | - | 0.4982 | Fs | | Frequency Response 10 Hz to 20 kHz | -0.06 | - | +0.2 | dB | | StopBand | 0.577 | - | - | Fs | | StopBand Attenuation (Note | 4) 55 | - | - | dB | | Group Delay | - | 4/Fs | - | S | | Quad-Speed Mode - (170 kHz to 200 kHz sample rates) | • | | | | | Frequency Response 10 Hz to 20 kHz | -1 | - | 0 | dB | | Group Delay | - | 3/Fs | - | S | - Notes: 4. For Single-Speed Mode, the measurement bandwidth is 0.5465 Fs to 3 Fs. For Double-Speed Mode, the measurement bandwidth is 0.577 Fs to 1.4 Fs. - 5. De-emphasis is only available in Single-Speed Mode. Figure 10. Single-Speed Transition Band Figure 11. Single-Speed Transition Band (Detail) Figure 12. Single-Speed Passband Ripple Figure 13. Double-Speed Stopband Rejection Figure 14. Double-Speed Transition Band Figure 15. Double-Speed Transition Band (Detail) Figure 16. Double-Speed Passband Ripple # **SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE** | Parameters | | | Min | Max | Units | |-----------------------------------------|-----------------------------------------------------------|--------------------|----------------|------------------|-------------------| | MCLK Frequency | | | 1.024 | 38.4 | MHz | | MCLK Duty Cycle | | | 45 | 55 | % | | Input Sample Rate<br>(Note 6) | Single-Speed Mode<br>Double-Speed Mode<br>Quad-Speed Mode | Fs<br>Fs<br>Fs | 4<br>84<br>170 | 50<br>100<br>200 | kHz<br>kHz<br>kHz | | LRCK Duty Cycle | | | 40 | 60 | % | | SCLK Frequency | Single-Speed Mode<br>Double-Speed Mode | | - | 128xFs<br>64xFs | Hz<br>Hz | | | Quad-Speed Mode | | - | $\frac{MCLK}{2}$ | Hz | | SCLK Pulse Width Low | | t <sub>sclkl</sub> | 20 | - | ns | | SCLK Pulse Width High | | t <sub>sclkh</sub> | 20 | - | ns | | SCLK rising to LRCK edge delay | | t <sub>slrd</sub> | 20 | - | ns | | SCLK rising to LRCK edge setup time | | t <sub>slrs</sub> | 20 | - | ns | | SDIN valid to SCLK rising setup time | | t <sub>sdlrs</sub> | 20 | - | ns | | SCLK rising to SDIN hold time | | t <sub>sdh</sub> | 20 | | ns | | SCLK rising to MCLK edge delay (Note 7) | | t <sub>smd</sub> | 8 | - | ns | Notes: 6. Speed mode is detected automatically, based on the input sample rate. 7. Only required for Quad-Speed Mode. Figure 17. Serial Input Timing ## **DC ELECTRICAL CHARACTERISTICS** (AGND = 0 V; all voltages with respect to AGND.) | Parameters | | Symbol | Min | Тур | Max | Units | |------------------------------------------|------------|----------------|-----|--------|-----|------------| | Normal Operation (Note 8) | | | • | | | | | Power Supply Current | VA = 5.0 V | I <sub>A</sub> | - | 18 | 25 | mA | | | VA = 3.3 V | | - | 15 | 20 | mA | | Power Dissipation | VA = 5.0 V | | - | 90 | 125 | mW | | | VA = 3.3 V | | - | 50 | 100 | mW | | Power-down Mode (Note 9) | | | | | | | | Power Supply Current | VA = 5.0 V | Ι <sub>Α</sub> | - | 60 | - | μΑ | | | VA = 3.3 V | | - | 35 | - | μΑ | | Power Dissipation | VA = 5.0 V | | - | 0.3 | - | mW | | | VA = 3.3 V | | - | 0.1 | - | mW | | All Modes of Operation | | | | | | | | Power Supply Rejection Ratio (Note 10) | 1 kHz | PSRR | - | 60 | - | dB | | | 60 Hz | | - | 40 | - | dB | | V <sub>Q</sub> Nominal Voltage | | | - | 0.5•VA | - | V | | Output Impedance | | | - | 250 | - | $k\Omega$ | | Maximum allowable DC current source/sink | | | - | 0.01 | - | mΑ | | Filt+ Nominal Voltage | | | - | VA | - | V | | Output Impedance | | | - | 250 | - | k $\Omega$ | | Maximum allowable DC current source/sink | | | - | 0.01 | - | mA | | MUTEC Low-Level Output Voltage | | | - | 0 | - | V | | MUTEC High-Level Output Voltage | | | - | VA | - | V | | Maximum MUTEC Drive Current | | _ | - | 3 | - | mA | # **DIGITAL INTERFACE SPECIFICATIONS** (GND = 0 V; all voltages with respect to GND.) | | • | • | , | |-----------------|------------------------------------|-----------------------------------------|-----------------------------------------------| | Symbol | Min | Max | Units | | | | | | | V <sub>IH</sub> | 2.0 | - | V | | V <sub>IL</sub> | - | 0.8 | V | | | | | | | V <sub>IH</sub> | 2.0 | - | V | | $V_{IL}$ | - | 0.8 | V | | | V <sub>IH</sub><br>V <sub>IL</sub> | V <sub>IH</sub> 2.0 V <sub>IL</sub> - | V <sub>IH</sub> 2.0 - V <sub>IL</sub> - 0.8 | # **DIGITAL INPUT CHARACTERISTICS** (AGND = 0 V; all voltages with respect to AGND.) | Parameters | Symbol | Min | Тур | Max | Units | |-----------------------|-----------------|-----|-----|-----|-------| | Input Leakage Current | I <sub>in</sub> | - | - | ±10 | μΑ | | Input Capacitance | | - | 8 | - | pF | Notes: 8. Normal operation is defined as $\overline{RST}$ = HI with a 997 Hz, 0 dBFS input sampled at the highest F<sub>s</sub> for each speed mode, and open outputs, unless otherwise specified. - 9. Power Down Mode is defined as $\overline{RST} = LO$ with all clocks and data lines held static. - 10. Valid with the recommended capacitor values on FILT+ and VQ as shown in Figure 1. Increasing the capacitance will also increase the PSRR. ### 5. PARAMETER DEFINITIONS ### Total Harmonic Distortion + Noise (THD+N) The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. ### **Dynamic Range** The ratio of the full scale rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not affect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. ### Interchannel Isolation A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with all zeros to the input under test and a full-scale signal applied to the other channel. Units in decibels. ### **Interchannel Gain Mismatch** The gain difference between left and right channels. Units in decibels. ### **Gain Drift** The change in gain value with temperature. Units in ppm/°C. ### 6. REFERENCES 1) CDB4340A Evaluation Board Datasheet ## 7. PACKAGE DIMENSIONS # **16L SOIC (150 MIL BODY) PACKAGE DRAWING** | | | INCHES | | | <b>MILLIMETERS</b> | | |-----|--------|--------|-------|------|--------------------|-------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 0.053 | 0.064 | 0.069 | 1.35 | 1.63 | 1.75 | | A1 | 0.004 | 0.006 | 0.010 | 0.10 | 0.15 | 0.25 | | b | 0.013 | 0.016 | 0.020 | 0.33 | 0.41 | 0.51 | | С | 0.0075 | 0.008 | 0.010 | 0.19 | 0.20 | 0.25 | | D | 0.386 | 0.390 | 0.394 | 9.80 | 9.91 | 10.00 | | Е | 0.150 | 0.154 | 0.157 | 3.80 | 3.90 | 4.00 | | е | 0.040 | 0.050 | 0.060 | 1.02 | 1.27 | 1.52 | | Н | 0.228 | 0.236 | 0.244 | 5.80 | 6.0 | 6.20 | | Ĺ | 0.016 | 0.025 | 0.050 | 0.40 | 0.64 | 1.27 | | 8 | 0° | 4° | 8° | 0° | 4° | 8° | JEDEC #: MS-012 Controling Dimension is Millimeters # THERMAL CHARACTERISTICS AND SPECIFICATIONS | Parameters | | Min | Тур | Max | Units | |-------------------------------------------------|---------------|-----|-----|-----|---------| | Package Thermal Resistance (multi-layer boards) | $\theta_{JA}$ | - | 74 | - | °C/Watt | ### 8. REVISION HISTORY | Release | Date | Changes | |---------|-----------|----------------------------------------------------------------| | F2 | July 2005 | Added Revision History table and updated ordering information. | ### **Contacting Cirrus Logic Support** For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find one nearest you go to <a href="https://www.cirrus.com">www.cirrus.com</a> #### IMPORTANT NOTICE Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES. Cirrus Logic, Cirrus, the Cirrus Logic logo designs, and Popguard are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.